Nav
|
3908ad6848
|
Switched to using underlying RegisterNumber type for RISC-V register numbers
|
2023-11-23 23:31:13 +00:00 |
|
Nav
|
c0531a00da
|
Implemented RISC-V setProgramCounter()
|
2023-11-23 19:44:08 +00:00 |
|
Nav
|
ba32e9baf9
|
Tidying
|
2023-11-23 17:53:50 +00:00 |
|
Nav
|
5d552e4e7c
|
Implemented RiscV getProgramCounter()
|
2023-11-23 16:42:02 +00:00 |
|
Nav
|
86d3709e46
|
Tidying
|
2023-11-23 16:35:09 +00:00 |
|
Nav
|
db7d735d68
|
Implemented RISC-V stepping
|
2023-11-23 16:34:35 +00:00 |
|
Nav
|
257c316369
|
RISC-V register access
|
2023-11-23 16:32:53 +00:00 |
|
Nav
|
522187382a
|
RISC-V abstract commands
|
2023-11-23 15:21:46 +00:00 |
|
Nav
|
776ce3c44d
|
Tidying
|
2023-11-23 13:53:12 +00:00 |
|
Nav
|
c1c9a0ceeb
|
RISC-V hart selection
|
2023-11-23 12:56:26 +00:00 |
|
Nav
|
c4dc3c89f5
|
Tidying
|
2023-11-22 22:44:03 +00:00 |
|
Nav
|
ad1261ebc8
|
Implemented RiscV::getState()
|
2023-11-22 00:53:51 +00:00 |
|
Nav
|
fc1fd22499
|
Made a start with RISC-V target implementation
|
2023-11-22 00:38:40 +00:00 |
|
Nav
|
0d5213c84c
|
RISC-V debug module register structs
|
2023-11-21 22:13:17 +00:00 |
|
Nav
|
826da3e921
|
Initial pass at a RiscVDebugInterface and implementation (for WCH-Link debug tools)
|
2023-11-21 21:40:40 +00:00 |
|